# ECE 485 Project 2 Fall 2023 ver 1 Design and Implementation of a MIPS CPU with Single Cycle Datapath

Include the following acknowledgement on the cover page of your research report.

**Acknowledgment:** 

I acknowledge all works including figures, code, and writings belong to me and/or persons who are referenced. I understand if any similarity in the code, comments, customized program behavior, report writings and/or figures are found, both the helper (original work) and the requestor (duplicated/modified work) will be subjected to academic disciplinary action.

#### 1. INTRODUCTION

In this project, you will design a custom RISC processor which is basically a stripped down MIPS processor. The goal of this project is to provide you with a more practical hands-on approach to computer architecture design problems. The processor you will be designing is a 32-bit version of the MIPS processor; however, the instruction set will be a small subset of the actual MIPS ISA. You should implement the multicycle datapath version of the processor utilizing the VHDL hardware descriptive language. You may use any constructs within the VHDL language. However, the design must be of your own.

The processor supports the three instruction formats: R-format, I-format, and J-format as described in the text book and lectures. Table I Summarizes the core set of instructions for your ISA. The memory is assumed to be word addressable and each word is 32 bits.

| OpCode  | Function Field | Instruction  | Operation            |
|---------|----------------|--------------|----------------------|
| [31:26] | [5:0]          |              | _                    |
| 100011  |                | lw           | lw \$t3, 300(\$s2)   |
| 101011  |                | SW           | sw \$t6, 400(\$s7)   |
| 000000  | 100000         | add          | add \$t5, \$t3, \$s1 |
| 000100  |                | bne          | beq \$s6, \$t5, 200  |
|         |                | (Custom set) |                      |

Table I: Core MIPS Instruction Set to be Designed (with example)

The total set you need to design is the core set as above plus a custom set designated for you as follows.

# **Student ID ending in:**

- 0. BEQ, ANDI
- 1. NAND, BEQ
- 2. SUBI, ANDI
- 3. BEQ, ORI
- 4. NAND, ORI
- 5. OR, ANDI
- 6. BEQ, SUBI

- 7. NAND, ANDI
- 8. ORI, SRL
- 9. SUBI, ORI

### 2. Implementation Details

Your goal is to get the instruction set implemented and tested. This project 2 will focus on the implementation of the datapath without the control design. Once the datapath is assembled, write a test bench or simulation script to test each instruction (e.g., with the examples given in Table I). If you work with abstraction in mind by first testing each lower part completely, it will eliminate potential errors within your design later.

# Datapath Components

ALU implementation can be done similar to the example described in the text book. You can start with a 1-bit ALU cell and construct a 32-bit ALU unit. Note that you may have to modify the existing 1-bit cell design to provide more functions due to extended ISA in your CPU design.

#### 3. Report

You are required to turn in a report that describes the design along with the VHDL code in pdf format. The report should be typed, well written, and well organized. The suggested contents of the report are as follows:

- An overview of your design
- Appropriate sections to convey your report
- A discussion on how you tried to optimize your design
- A discussion on any improvements or additional features made to your design
- A discussion on what does not work correctly in your design
- An overview block diagram of your design. In order to draw this appropriately, you will have to understand the single cycle MIPS code and its operation
- All code in Appendices
- A sample simulation of your design that is annotated to show its correct operation.

You may work in groups of up to two and submit one report and code package to the ECE 485 Project 2 folder in the assignment section of the course blackboard site. Your research topic corresponds to the last digit of your student ID. You must choose the topic assigned to one of the two students. Clearly indicate names with the associated student ID's as authors of the joint report.

Copying of any form from any other student or any internal or external sources is dishonesty and will not be accepted. Please ensure adherence to the honesty and integrity guidelines stated in the document provided in the syllabus section of the

course blackboard site. Any violation will be subjected to appropriate disciplinary action.

Start the project right away; Good luck and have fun